Event JSON
{
"id": "51ae412399586a8fba494bdf3cde6a29a8c66db3512f5e62dfe6905db1535c14",
"pubkey": "dad113f50e47d6bffb79f9a69006ffd969c26e636e5aed2ae597b0407093175f",
"created_at": 1723925408,
"kind": 1,
"tags": [
[
"p",
"dad113f50e47d6bffb79f9a69006ffd969c26e636e5aed2ae597b0407093175f"
],
[
"p",
"04f8915424c713657ad6ce59443d28dbdcf5832687c9af560ae388f59276a137"
],
[
"e",
"77ba25bd8c3ce6cb748702bc3130c078db0af0c24a5a562695ced00e95bd3073",
"",
"root",
"dad113f50e47d6bffb79f9a69006ffd969c26e636e5aed2ae597b0407093175f"
],
[
"e",
"8918628a200098bc88f2e5ea28d5635d3b667bbbd3172f24be3bbf85463f9c97",
"",
"reply",
"dad113f50e47d6bffb79f9a69006ffd969c26e636e5aed2ae597b0407093175f"
],
[
"proxy",
"https://hachyderm.io/@danderson/112979175579832386",
"web"
],
[
"proxy",
"https://hachyderm.io/users/danderson/statuses/112979175579832386",
"activitypub"
],
[
"L",
"pink.momostr"
],
[
"l",
"pink.momostr.activitypub:https://hachyderm.io/users/danderson/statuses/112979175579832386",
"pink.momostr"
],
[
"-"
]
],
"content": "For a 50MHz eZ80... I don't know what its bus discipline looks like, that's key. From the edge that tells the FPGA it can latch an address and do a read, how long does it have to get the right signals on the data bus? And, are the bus and FPGA clocks synchronized? Synchronized clocks can avoid the 2-cycle synchronization delay, which is a pretty huge chunk of the total budget in this case.",
"sig": "79c6ca9bfabf59ac23bcbc08ec770c2307a7808cb3ad1ec6bb3aaf76674ecdb815eb42b1a133a708eab6251de7db368095f9b67f6f8026faae6a83512648e057"
}