Event JSON
{
"id": "8918628a200098bc88f2e5ea28d5635d3b667bbbd3172f24be3bbf85463f9c97",
"pubkey": "dad113f50e47d6bffb79f9a69006ffd969c26e636e5aed2ae597b0407093175f",
"created_at": 1723925258,
"kind": 1,
"tags": [
[
"p",
"04f8915424c713657ad6ce59443d28dbdcf5832687c9af560ae388f59276a137"
],
[
"p",
"dad113f50e47d6bffb79f9a69006ffd969c26e636e5aed2ae597b0407093175f"
],
[
"e",
"77ba25bd8c3ce6cb748702bc3130c078db0af0c24a5a562695ced00e95bd3073",
"",
"root",
"dad113f50e47d6bffb79f9a69006ffd969c26e636e5aed2ae597b0407093175f"
],
[
"e",
"ea2d150e0caa7bca12929980d5b3fbe783f86499ea1640ce944dad4f19128e92",
"",
"reply",
"dad113f50e47d6bffb79f9a69006ffd969c26e636e5aed2ae597b0407093175f"
],
[
"proxy",
"https://hachyderm.io/@danderson/112979165764689952",
"web"
],
[
"proxy",
"https://hachyderm.io/users/danderson/statuses/112979165764689952",
"activitypub"
],
[
"L",
"pink.momostr"
],
[
"l",
"pink.momostr.activitypub:https://hachyderm.io/users/danderson/statuses/112979165764689952",
"pink.momostr"
],
[
"-"
]
],
"content": "if I'm reading this right, you can configure the CPU to stretch PHI2 for slower memories, which may end up being required here. Otherwise running at 12.5MHz PHI2, FPGA has to turn reads around at 25MHz, so 75-100MHz internal clock. That _should_ be doable, simple experimental designs clear 150MHz easily, but I don't know what the more complex vera-ish bus frontend will need.",
"sig": "631bc8c95f1f1525e67767246f1c9d0dd3e4e7069b07066ed7ebf37a40a03e001872233f33f0d45fbfad22b0af2f08da9e26116e55c46cf5a12ba0391c6b9f15"
}